Avoiding Late Stage Design Bugs using Session Types to Specify Abstract Component Interfaces

Lenny Truong — 4/1/2021 — lenny@cs.stanford.edu
Motivation

- Important features are added late in the design process
  - Testing (BIST), power domains, redundancy
- Two key classes of bugs related to these features
  - Unexpected interactions (e.g. power domains and configuration state)
  - Incorrect use of interfaces (e.g. integrating specific IP block)
- Verification and debugging done with gate level simulations (slow)
- **Challenge**: How can we prevent these bugs from arising late in the design process without breaking causality or requiring the designer to know all the details that will arise at the end of the design?
Memory Example

- Early in the design process, a simple SRAM model is used to represent memory
- Later, it is replaced with a concrete SRAM that adds test and config interfaces
  - Test interface used to find bad columns
  - Config interface stores bad column information (must load before using)
  - Also has power states (shutting off power means we have to reload config)

- **Problem 1:** Integrating the concrete SRAM requires cross cutting design changes
  - e.g., global communication resource needed to drive the interfaces

- **Problem 2:** The SRAM interface specification is incomplete
  - Expensive simulation cycles used to discover desired configuration
Proposal

Use the concept of *abstract actions* to surface the interactions required to use a component (e.g., test, configuration, power) early in the design process

- IP blocks presents an implementation of each action (performing a state change)
- Requires the designer to consider the interacting issues early (e.g., performing the actions requires some global communication resource) without knowing the specific technology used for the components

**Issue**: Defining a generic set of actions may not be complete

- Power states, boot/restart, configuration, testing, ...???
Methodology

Goal: Capture the required interaction with a component using a type

- Must go beyond structural type checking (i.e. ports are connected properly)
  - A component may be correctly connected to the global communication resource, but the global controller may not perform the required actions

Approach: Structure sequences of actions using a session type to ensure that components interact in a type-safe manner

- A user of a component must provide logic to perform the required abstract actions
- A component must provide logic to lower abstract actions into concrete actions
  - Concrete actions correspond to internal state changes
A Brief Introduction to Session Types

Adapted from

Session Types Overview

Goal - Structure sequences of reciprocal interactions in a type-safe manner

- A session has an associated channel through which all interactions take place and the interactions are modelled by a type -- called a session type
- The type system ensures that two processes only communicate via a session if their session types are compatible.
**I2C Example**

- Start condition (controller indicates transmission is about to start)
- Address frame (controller chooses peripheral to talk to)
- One or more data frames (8-bit messages)
  - Data flows from controller to peripheral (write) or vice versa (read)
- Stop condition
Session Type Definitions

\[ \text{SessionType} \sigma ::= \quad \text{recv } \tau; \sigma \quad \text{receive message type } \tau \\
| \quad \text{send } \tau; \sigma \quad \text{send message type } \tau \\
| \quad \text{choose } \{L_0 : (\sigma_{L_0}) | L_1 : (\sigma_{L_1}) | \ldots\} \quad \text{choose sub-protocol} \\
| \quad \text{offer } \{L_0 : (\sigma_{L_0}) | L_1 : (\sigma_{L_1}) | \ldots\} \quad \text{offer sub-protocol} \\
| \quad \varepsilon \quad \text{end protocol} \]

Simple I2C Session Type

Only reads/writes one data frame

\[ \text{I2CStop} = \text{send STOP_COND}; \varepsilon \]
\[ \text{I2CWrite} = \text{send Bits}[8]; \text{I2CStop} \]
\[ \text{I2CRead} = \text{recv Bits}[8]; \text{I2CStop} \]
\[ \text{I2CCtrl} = \text{send START_COND}; \text{send Bits}[7]; \]
\[ \quad \text{choose } \{\text{read: (I2CRead)} | \text{write : (I2CWrite)}\} \]
Recursion

\[
\text{I2CWrite} = \text{send Bits}[8]; \text{ choose } \{ \text{continue: (I2CWrite)} \mid \text{end : (\epsilon)} \}\]

\[
\text{I2CRead} = \text{recv Bits}[8]; \text{ choose } \{ \text{continue: (I2CRead)} \mid \text{end : (\epsilon)} \}\]

\[
\text{I2CCtrl} = \text{send START_COND; send Bits[7];}
\]

\[
\text{ choose } \{ \text{read: (I2CRead)} \mid \text{write : (I2CWrite)} \}\]

*Note:* We no longer have an explicit `send STOP_COND`, instead we choose "end"
I2CPeriph

\[\text{I2CWrite} = \text{recv Bits}[8]; \text{offer } \{\text{continue: (I2CWrite)} \mid \text{end : } (\varepsilon)\}\]

\[\text{I2CRead} = \text{send Bits}[8]; \text{offer } \{\text{continue: (I2CRead)} \mid \text{end : } (\varepsilon)\}\]

\[\text{I2CPeriph} = \text{recv START_COND}; \text{recv Bits}[7];\]
  \hspace{1em} \text{choose } \{\text{read: (I2CRead)} \mid \text{write : (I2CWrite)}\}\]
Duality

\[
\text{send } \tau; \sigma = \text{recv } \tau; \overline{\sigma} \\
\text{recv } \tau; \sigma = \text{send } \tau; \overline{\sigma}
\]

choose \( \{L: (\sigma_L) \mid R: (\sigma_R)\} \) = offer \( \{L: (\overline{\sigma_L}) \mid R: (\overline{\sigma_R})\} \)

offer \( \{L: (\sigma_L) \mid R: (\sigma_R)\} \) = choose \( \{L: (\overline{\sigma_L}) \mid R: (\overline{\sigma_R})\} \)

\( \overline{\epsilon} = \epsilon \)

I2C Dual

I2CPeriph = I2CCtrl
How does the type checking work?
Type Checking Primer: A Simple Language

Type $\tau ::= \quad \text{int} \quad \text{integer} \\
\mid \quad \text{bool} \quad \text{boolean} \\
\mid \quad \text{unit} \quad \text{statement type}

Expression $e ::= \quad x \quad \text{variable} \\
\mid \quad n \quad \text{integer} \\
\mid \quad b \quad \text{boolean} \\
\mid \quad e_1 \land e_2 \quad \text{logical and}

Statement $s ::= \quad \text{decl } x \; \tau \quad \text{declare variable type} \\
\mid \quad x = e \quad \text{assignment} \\
\mid \quad s_1; \; s_2 \quad \text{sequencing} \\
\mid \quad \epsilon \quad \text{terminator}
Type Checking Primer: Typing Rules

\[
\begin{align*}
\Gamma \vdash n : \text{int} & \quad (\text{T-Int}) \\
\Gamma \vdash b : \text{bool} & \quad (\text{T-Bool}) \\
\frac{x : \tau \in \Gamma}{\Gamma \vdash x : \tau} & \quad (\text{T-Var}) \\
\frac{\Gamma \vdash x_1 : \tau \quad \Gamma \vdash x_2 : \tau}{\Gamma \vdash x_1 \land x_2 : \tau} & \quad (\text{T-And}) \\
\Gamma \vdash \epsilon : \text{unit} & \quad (\text{T-Epsilon}) \\
\frac{\Gamma, x : \tau \vdash s : \text{unit}}{\Gamma \vdash \text{decl } x \ \tau; \ s : \text{unit}} & \quad (\text{T-Decl}) \\
\frac{\Gamma \vdash x : \tau \quad \Gamma \vdash e : \tau \quad \Gamma \vdash s : \text{unit}}{\Gamma \vdash x = e; \ s : \text{unit}} & \quad (\text{T.Assign})
\end{align*}
\]

dcl \ x \ \text{int}; \quad (\text{T-Decl})
\ x = 2 \land 7; \quad (\text{T-Int}) \text{ and } (\text{T-And})
\ dcl \ y \ \text{bool}; \quad (\text{T-Decl})
\ y = x \land \text{False}; \quad (\text{Fails } \text{T-And})
\ y = 2 \land 7; \quad (\text{Fails } \text{T.Assign})
\ \epsilon \quad (\text{T-Epsilon})
Session Type Rules

**Basic Idea:** Modify the type of the channel in the context as an operation is performed

\[
\Gamma \vdash c : \text{send } \tau; \sigma \quad \Gamma \vdash x : \tau \quad \Gamma, c : \sigma \vdash s : \text{unit} \\
\frac{}{\Gamma \vdash \text{send}(c, x); s : \text{unit}} \quad (\text{T-Send})
\]

\[
\text{decl } c (\text{send int; recv int; } \varepsilon); \quad (\text{T-Decl, } c : \text{recv int; int; } \varepsilon) \\
\text{send}(c, 2); \quad (\text{T-Send, } c : \text{recv int; } \varepsilon) \\
\text{send}(c, 3); \quad (\text{Fails, expected recv not send}) \\
\varepsilon
\]
Code Example

```python
I2CStop = Send[STOP_COND, Epsilon]
I2CWrite = Send[BitVector[8], I2CStop]
I2CRead = Receive[BitVector[8], I2CStop]
I2CCtrl = Send[START_COND, Send[BitVector[7], Choose[("read", I2CRead),
                                           ("write", I2CWrite)]]]

def i2c_controller(c: Channel[I2CCtrl]):
    c.send(START_COND)
    c.send(0xDE)
    c.choose("read")
    result = c.receive()
    c.send(STOP_COND)
    c.close()
```
Adding More Complexity

- Multiparty sessions (more than two entities communicating)
  - Need for bus/NoC protocols
  - Project global type (for all parties) into local type (for one party)
  - Can prevent deadlocks
- Session delegation (one entity hands session over to another entity)
  - One component performs part of the sequence, then finished by another
Applying to a Simple Accumulation Register

Input value is added to an internal register, output value is the current running sum

- Abstract Actions: `PowerOn`, `Boot`
  - If you don't call `PowerOn`, output is `X`
  - If you don't call `Boot`, initial register value is random
  - Calling `Boot` before `PowerOn` is undefined

- Concrete Actions:
  - Initial value is `X` (uninitialized flops)
  - `PowerOn` input bit held high for one cycle sets register to random value
  - `Boot` uses a configuration interface to set initial sum
As a Session Type

\[ \text{AccumRegAbstract} = \text{recv POWER\_ON}; \text{recv BOOT}; \varepsilon \]

\[ \text{HoldLow} = \text{recv 0}; \text{HoldLow} \]

\[ \text{PowerOnConcrete} = \text{choose \{0: (PowerOnConcrete) | 1: (HoldLow)\}} \]

\[ \text{BootConcrete} = \text{choose \{(x : \text{Bits}[8], 0): (BootConcrete) | (x : \text{Bits}[8], 1): (HoldLow)\}} \]

- Using the register requires logic to send the PowerOn and Boot commands before being able to use the output sum.
- Register must provide an adapter to convert from the abstract type to the concrete type for each action.
Type Checking Hardware Behavior

- Session types capture the sequential nature of communication
- To apply to structural hardware, we'll need to infer the sequential behavior (FSM)
- Writing a coroutine-style controller would allow standard type checking approaches
Reg Coroutine Controller Example

AccumRegAbstract = Receive[Command.POWER_ON, 
    Receive[Command.BOOT, Epsilon]]
HoldLow = Receive[0, HoldLow]
PowerOnConcrete = Rec("PowerOnConcrete", Choose[(0, "PowerOnConcrete"),
                                                     (1, HoldLow)])

x = TypeVar[Bits[8]]
BootConcrete = Rec("BootConcrete", Choose[((x, 0), "BootConcrete"),
                                            ((x, 1), HoldLow)])

class RegController(Controller):
    def __call__(self, 
        abstract: Channel[AccumRegAbstract],
        power_on: Channel[PowerOnConcrete],
        boot: Channel[BootConcrete]):

        def wait_for_next_command():
            while ~abstract.receive():
                yield power_on.send(0), boot.send(0)

            yield from wait_for_next_command()
        yield power_on.send(1), boot.send(0)

        yield from wait_for_next_command()
        yield power_on.send(0), boot.send(1)
        while True:
            yield power_on.send(0), boot.send(0)
Limitations

- Session types ensure that there is a correct state machine that produces or consumes a required actions sequence.
- They ensure that there is a conversion from abstract and concrete actions.
  - Does not ensure that the conversion is correct.
- They do not ensure that the behavior of the component is correct after a concrete action (i.e. the correct state change was performed).
  - Could be used to generate assumptions for other verification methods.
Conclusion

**Goal:** Surface the interactions required to use a component (e.g., test, configuration, and power interfaces) early in the design process, without requiring the designer to know which specific IP block they will end up using (abstraction)

**Methodology:** Specify component interfaces as a sequence of *abstract actions*.
Sequences are described as *session types* to ensure that

- Designers provide resources to produce the action sequences
- IP blocks provide logic to lower actions into concrete state changes